

# Lab Manual

# ELECTRICAL & ELECTRONICS ENGINEERING LAB MANUAL (EEE1001L / EEE1019L) (20 - 20 )

| B.Tech/M   | Tech.    |  |
|------------|----------|--|
|            | SEMESTER |  |
| Name:      |          |  |
| Reg. No:   |          |  |
| Slot:      |          |  |
| Faculty Na | ime:     |  |

# SCHOOL OF ELECTRICAL ENGINEERING

A Place to Learn; A Chance to Grow

# **INDEX Simulation**

# Experiments

| Sl.No | Date | Name of the Experiment                                          | Remark |
|-------|------|-----------------------------------------------------------------|--------|
| 1     |      | Verifications of KCL AND KVL                                    |        |
| 2     |      | Verification of NETWORK THEOREMS (Thevenin's Theorem)           |        |
| 3     |      | Maximum Power Transfer Theorem using Parametric<br>Sweep Method |        |
| 4     |      | Response of RLC series circuit                                  |        |
| 5     |      | Design of Half Adder and Full Adder circuits                    |        |
| 6     |      | Design of Single phase Half-wave and Full wave Rectifier        |        |
| 7     |      | **Design of Regulated Power Supply                              |        |

| Sl.No | Date | Name of the Experiment                       | Remark |
|-------|------|----------------------------------------------|--------|
| 1     |      | Verification of Thevevnin's Theorem          |        |
| 2     |      | Design of Half Adder Circuit using gates.    |        |
| 3     |      | Lamp Dimmer Circuit (Darlington Pair)        |        |
|       |      | **Line and Load Regulation using Zener Diode |        |
| 4     |      |                                              |        |
| 5     |      |                                              |        |
| 6     |      |                                              |        |

|                                                            | 1                |                                                                     | Date:      |  |
|------------------------------------------------------------|------------------|---------------------------------------------------------------------|------------|--|
| Verification of KIRCHHOFF'S LAWS (Mesh and Nodal Analysis) |                  |                                                                     |            |  |
| Aim:                                                       |                  |                                                                     |            |  |
| Apparatus/T                                                | ool required:    |                                                                     |            |  |
| Sl. No.                                                    | Components Name  | Range                                                               | Quantity   |  |
| 1                                                          | Resister         | $330\Omega$ , $270\Omega$ , $390\Omega$ , $220\Omega$ , $180\Omega$ | Each 1 No. |  |
| 2                                                          | Ammeter          | 0-50mA (DC)                                                         | 1 No.      |  |
| 3                                                          | Voltmeter        | 0-30V (DC)                                                          | 1 No.      |  |
| 4                                                          | RPS              | 0-32 V (DC)                                                         | 1 No.      |  |
| 5                                                          | Connecting Wires | -                                                                   | Few        |  |
| 6                                                          | Bread Board      | -                                                                   | 1 No.      |  |
|                                                            |                  |                                                                     |            |  |
| Circuit Diagr                                              | ram:             |                                                                     |            |  |

Kirchhoff's Voltage Law (KVL):

| Practical Circuit and output: |    |
|-------------------------------|----|
| Mesh Analysis:                |    |
|                               |    |
|                               |    |
|                               |    |
|                               |    |
|                               |    |
|                               |    |
|                               |    |
|                               |    |
|                               |    |
|                               |    |
|                               |    |
|                               |    |
|                               |    |
|                               |    |
|                               | 30 |

| Manual Calculations: |               |
|----------------------|---------------|
|                      | Mesh Analysis |
|                      |               |
|                      |               |
|                      |               |
|                      |               |
|                      |               |
|                      |               |
|                      |               |
|                      |               |
|                      |               |
|                      |               |
|                      |               |
|                      |               |
|                      |               |
|                      |               |
|                      |               |
|                      |               |
|                      |               |
|                      |               |
|                      |               |
|                      |               |
|                      |               |
|                      |               |
|                      |               |
|                      |               |
|                      |               |
|                      |               |
|                      |               |
|                      |               |
|                      |               |
|                      |               |
|                      |               |
|                      |               |
|                      | 31            |

| Practical Circuit and output: |   |
|-------------------------------|---|
|                               |   |
| Node Analysis:                |   |
|                               |   |
|                               |   |
|                               |   |
|                               |   |
|                               |   |
|                               |   |
|                               |   |
|                               |   |
|                               |   |
|                               |   |
|                               |   |
|                               |   |
|                               |   |
|                               |   |
|                               |   |
|                               |   |
|                               |   |
|                               |   |
|                               |   |
|                               |   |
|                               |   |
|                               |   |
|                               |   |
|                               |   |
|                               |   |
|                               |   |
|                               |   |
|                               |   |
|                               |   |
|                               |   |
|                               |   |
|                               |   |
|                               |   |
| 32                            | 2 |

| Manual Calculations: |                |
|----------------------|----------------|
|                      | Nodal Analysis |
|                      |                |
|                      |                |
|                      |                |
|                      |                |
|                      |                |
|                      |                |
|                      |                |
|                      |                |
|                      |                |
|                      |                |
|                      |                |
|                      |                |
|                      |                |
|                      |                |
|                      |                |
|                      |                |
|                      |                |
|                      |                |
|                      |                |
|                      |                |
|                      |                |
|                      |                |
|                      |                |
|                      |                |
|                      |                |
|                      |                |
|                      |                |
|                      |                |
|                      | 33             |

| Procedure:             |       |                  |
|------------------------|-------|------------------|
|                        |       |                  |
|                        |       |                  |
|                        |       |                  |
|                        |       |                  |
|                        |       |                  |
|                        |       |                  |
|                        |       |                  |
|                        |       |                  |
|                        |       |                  |
| Result:                |       |                  |
| Mesh Analysis:         |       |                  |
| Manual Calculations    |       | Practical output |
|                        |       |                  |
|                        |       |                  |
| Node Voltage Analysis: |       |                  |
| Manual Calculations    |       | Practical output |
|                        |       |                  |
|                        |       |                  |
|                        |       |                  |
| Inference:             |       |                  |
|                        |       |                  |
| Reg. No:               | Name: | Date:            |
| Neg. No:               | Name: | 34               |

Ex. No.:2 Date: (Thevenin's Theorem)

**Verification of NETWORK THEOREMS** Aim: Apparatus/Tool required: ORCAD / Capture CIS --> Analog Library - R, Source Library - Vdc, Idc & Ground (GND) - 0 (zero) Simulation Settings: Analysis Type - Bias Point Circuit Diagram Statement: Thevenin's Theorem

| Manual Calculations:               |
|------------------------------------|
| To Find V <sub>th</sub> :          |
| 10 rma v <sub>th</sub> .           |
|                                    |
|                                    |
|                                    |
|                                    |
|                                    |
|                                    |
|                                    |
|                                    |
|                                    |
|                                    |
|                                    |
|                                    |
|                                    |
|                                    |
|                                    |
|                                    |
|                                    |
|                                    |
| To Find R <sub>th</sub> :          |
| 101 ma Ith.                        |
|                                    |
|                                    |
|                                    |
|                                    |
|                                    |
|                                    |
|                                    |
|                                    |
|                                    |
|                                    |
|                                    |
|                                    |
|                                    |
|                                    |
|                                    |
|                                    |
|                                    |
| To Find L:                         |
| To Find $I_L$ : Equivalent Circuit |
|                                    |
|                                    |
|                                    |
|                                    |
|                                    |
|                                    |
|                                    |
|                                    |
|                                    |
|                                    |
| ,                                  |
| 4                                  |

| Simulation Circuit:       |   |  |
|---------------------------|---|--|
| To Find V <sub>th</sub> : |   |  |
|                           |   |  |
|                           |   |  |
|                           |   |  |
|                           |   |  |
|                           |   |  |
|                           |   |  |
|                           |   |  |
|                           |   |  |
|                           |   |  |
|                           |   |  |
| To Find R <sub>th</sub> : |   |  |
| _ C                       |   |  |
|                           |   |  |
|                           |   |  |
|                           |   |  |
|                           |   |  |
|                           |   |  |
|                           |   |  |
|                           |   |  |
|                           |   |  |
| To Find $I_L$ :           |   |  |
|                           |   |  |
|                           |   |  |
|                           |   |  |
|                           |   |  |
|                           |   |  |
|                           | 5 |  |

| Procedure:          |                    |                  |
|---------------------|--------------------|------------------|
|                     |                    |                  |
|                     |                    |                  |
|                     |                    |                  |
|                     |                    |                  |
|                     |                    |                  |
|                     |                    |                  |
|                     |                    |                  |
| Result:             |                    |                  |
| Manual Calculations | Thevenin's Theorem | Simulated Result |
|                     |                    |                  |
|                     |                    |                  |
| Inference:          |                    |                  |
| Reg. No:            | Name:              | Date:            |
|                     | 6                  |                  |

Ex. No.:3 Date:

# **Verification of NETWORK THEOREMS**

(Maximum Power Transfer Theorem)

Aim:

Apparatus/Tool required:

ORCAD / Capture CIS --> Analog Library - R,

Source Library – Vdc, Idc & Ground (GND) – 0 (zero)

Simulation Settings: Analysis Type - Bias Point

Circuit Diagram

Statement: Maximum Power Transfer Theorem

| Manual Calculations:       |   |
|----------------------------|---|
| To Find V <sub>th</sub> :  |   |
|                            |   |
|                            |   |
|                            |   |
|                            |   |
|                            |   |
|                            |   |
|                            |   |
|                            |   |
|                            |   |
|                            |   |
|                            |   |
|                            |   |
|                            |   |
|                            |   |
|                            |   |
| To Find R <sub>th</sub> :  |   |
| 10 Flitt K <sub>th</sub> ; |   |
|                            |   |
|                            |   |
|                            |   |
|                            |   |
|                            |   |
|                            |   |
|                            |   |
|                            |   |
|                            |   |
|                            |   |
|                            |   |
|                            |   |
| To Find Power:             |   |
| 10 Pilla Tower.            |   |
|                            |   |
|                            |   |
|                            |   |
|                            |   |
|                            |   |
|                            |   |
|                            |   |
|                            |   |
|                            |   |
|                            |   |
|                            | 8 |

| Simulation Circuit:       |
|---------------------------|
| To Find V <sub>th</sub> : |
|                           |
|                           |
|                           |
|                           |
|                           |
|                           |
|                           |
|                           |
|                           |
|                           |
| To Find R <sub>th</sub> : |
|                           |
|                           |
|                           |
|                           |
|                           |
|                           |
|                           |
| To Find Power:            |
|                           |
|                           |
|                           |
|                           |
|                           |
|                           |
|                           |
|                           |
|                           |
|                           |
| 9                         |

| Procedure:          |                 |                                          |  |
|---------------------|-----------------|------------------------------------------|--|
|                     |                 |                                          |  |
|                     |                 |                                          |  |
|                     |                 |                                          |  |
|                     |                 |                                          |  |
|                     |                 |                                          |  |
|                     |                 |                                          |  |
|                     |                 |                                          |  |
|                     |                 |                                          |  |
| Result:             |                 |                                          |  |
| Manual Calculations | Maximum Power T | <u>Cransfer Theorem</u> Simulated Result |  |
|                     |                 |                                          |  |
|                     |                 |                                          |  |
| Inference:          |                 |                                          |  |
|                     |                 |                                          |  |
| Reg. No:            | Name:           | Date:                                    |  |

# Ex. No.:4 Date: Response of RLC Series Circuit

Aim:

#### Apparatus/Tool required:

ORCAD / Capture CIS -->
Analog Library - R, L & C
Source Library - Vac
Ground (GND) - 0 (zero)

Simulation Settings: Analysis Type – Transient (Time Domain)
Run to time: 20ms

#### Circuit Diagram:



Theory:

|              |          |          |          |          |                |          |       |        | _ |
|--------------|----------|----------|----------|----------|----------------|----------|-------|--------|---|
| Formulae:    |          |          |          |          |                |          |       |        |   |
|              |          |          |          |          |                |          |       |        |   |
|              |          |          |          |          |                |          |       |        |   |
|              |          |          |          |          |                |          |       |        |   |
|              |          |          |          |          |                |          |       |        |   |
|              |          |          |          |          |                |          |       |        |   |
|              |          |          |          |          |                |          |       |        |   |
|              |          |          |          |          |                |          |       |        |   |
|              |          |          |          |          |                |          |       |        |   |
|              |          |          |          |          |                |          |       |        |   |
|              |          |          |          |          |                |          |       |        |   |
|              |          |          |          |          |                |          |       |        |   |
|              |          |          |          |          |                |          |       |        |   |
|              |          |          |          |          |                |          |       |        |   |
|              |          |          |          |          |                |          |       |        |   |
|              |          |          |          |          |                |          |       |        |   |
| Calculation: |          |          |          |          |                |          |       |        |   |
| Calculation. |          |          |          |          |                |          |       |        |   |
|              |          |          |          |          |                |          |       |        |   |
|              |          |          |          |          |                |          |       |        |   |
|              |          |          |          |          |                |          |       |        |   |
|              |          |          |          |          |                |          |       |        |   |
|              |          |          |          |          |                |          |       |        |   |
|              |          |          |          |          |                |          |       |        |   |
|              |          |          |          |          |                |          |       |        |   |
|              |          |          |          |          |                |          |       |        |   |
|              |          |          |          |          |                |          |       |        |   |
|              |          |          |          |          |                |          |       |        |   |
|              |          |          |          |          |                |          |       |        |   |
|              |          |          |          |          |                |          |       |        |   |
|              |          |          |          |          |                |          |       |        |   |
|              |          |          |          |          |                |          |       |        |   |
|              |          |          |          |          |                |          |       |        |   |
|              |          |          |          |          |                |          |       |        |   |
|              |          |          |          |          |                |          |       |        |   |
| Model Graph: |          |          |          |          |                |          |       |        |   |
| 100mA        | <u> </u> | -        |          |          |                |          |       |        |   |
|              | ļ        |          |          | 1        |                |          |       |        |   |
|              |          |          | <i></i>  | ;'<br>!  | \              |          |       |        |   |
| 80mA         |          |          |          |          |                |          |       |        |   |
|              | ļ        |          |          |          | ····}          |          |       |        |   |
|              |          | <u>-</u> | <u> </u> | i        | 1              | <br>     |       |        |   |
| 60mA         |          |          | <i>f</i> |          |                |          |       |        |   |
|              | ļ        |          | ∤        | ļ        | ļ <del>\</del> | ¦<br>¦   |       |        |   |
|              |          |          | _/       | İ        | <i>\</i>       | <u> </u> |       |        |   |
| 40mA         |          |          |          |          |                | \        |       |        |   |
|              |          | /        |          | ļ        | ļ              |          |       |        |   |
|              | <u> </u> | /        |          | <u> </u> |                |          |       |        |   |
| 20mA         |          |          |          |          |                | 1        |       |        |   |
| 20104        |          |          |          |          | ļ              | `        | ····· |        |   |
|              |          |          |          | ¦<br>L   |                |          | R     |        |   |
| na.          |          |          |          |          |                |          |       |        |   |
| 1.           | OHz 10   | Hz       | 100Hz    | 1.0      | KHz            | 10       | KHz   | 100KHz |   |

-

\_

| Simulation Circuit Diagram and Output: |
|----------------------------------------|
|                                        |
|                                        |
|                                        |
|                                        |
|                                        |
|                                        |
|                                        |
|                                        |
|                                        |
|                                        |
|                                        |
|                                        |
|                                        |
|                                        |
|                                        |
|                                        |
| 12                                     |
| 13                                     |

| Procedure:- |       |    |       |
|-------------|-------|----|-------|
|             |       |    |       |
|             |       |    |       |
|             |       |    |       |
|             |       |    |       |
|             |       |    |       |
|             |       |    |       |
|             |       |    |       |
|             |       |    |       |
|             |       |    |       |
| Result:-    |       |    |       |
|             |       |    |       |
|             |       |    |       |
|             |       |    |       |
| Inference:- |       |    |       |
|             |       |    |       |
| Reg. No:    | Name: |    | Date: |
|             |       | 14 |       |



# Design of Half Adder and Full Adder circuits

Aim:

#### Apparatus/Tool required:

ORCAD / PSpice simulator - > 7400 Library - 7408, 7432 & 7486 Source Library - Digclock

Simulation Settings: Analysis Type - Time Domain

Run to time: 4ms (for Half Adder) Run to time: 8ms (for Full Adder)

#### Circuit Diagram:

#### Half - Adder Circuit



#### Full - Adder Circuit



15

# Theory:

# Half Adder Circuit:

Truth Table

| A | В | S=A□B | C=A.B |
|---|---|-------|-------|
| 0 | 0 |       |       |
| 0 | 1 |       |       |
| 1 | 0 |       |       |
| 1 | 1 |       |       |

# Model Timing Diagram:

# Half – Adder



Full Adder Circuit

Truth Table

| A | В | С | S=A \( B \) B | C= (A\B).C+A.B |
|---|---|---|---------------|----------------|
| 0 | 0 | 0 |               |                |
| 0 | 0 | 1 |               |                |
| 0 | 1 | 0 |               |                |
| 0 | 1 | 1 |               |                |
| 1 | 0 | 0 |               |                |
| 1 | 0 | 1 |               |                |
| 1 | 1 | 0 |               |                |
| 1 | 1 | 1 |               |                |

# Model Timing Diagram:

# Full - Adder



| Procedure: |       |       |
|------------|-------|-------|
|            |       |       |
|            |       |       |
|            |       |       |
|            |       |       |
|            |       |       |
|            |       |       |
|            |       |       |
|            |       |       |
|            |       |       |
|            |       |       |
|            |       |       |
|            |       |       |
|            |       |       |
| Result:    |       |       |
|            |       |       |
|            |       |       |
|            |       |       |
|            |       |       |
| Inference: |       |       |
|            |       |       |
|            |       |       |
|            |       |       |
|            |       |       |
|            |       |       |
| Reg. No:   | Name: | Date: |
|            | 18    |       |
|            |       |       |

Ex. No. 6 Date:

# Design of Single phase Half wave and Full wave Rectifiers

Aim:

#### Apparatus/Tool required:

ORCAD / PSpice simulator -> Diode Library - D1N4002/4007,

Source Library - Vsin & Ground (GND) - 0(zero)

Analog Library – R

Simulation Settings: Analysis Type - Time Domain

Run to time: 40ms (for 2 cycles)

#### Circuit Diagram:

# Single phase Half - wave Rectifier



# Single phase Full - Wave Rectifier



| 754                           |  |
|-------------------------------|--|
| Theory: Half – wave Rectifier |  |
| Half – wave Rectifier         |  |
|                               |  |
|                               |  |
|                               |  |
|                               |  |
|                               |  |
|                               |  |
|                               |  |
|                               |  |
|                               |  |
|                               |  |
|                               |  |
|                               |  |
|                               |  |
|                               |  |
|                               |  |
|                               |  |
|                               |  |
|                               |  |
|                               |  |
|                               |  |
|                               |  |
|                               |  |
|                               |  |
|                               |  |
|                               |  |
|                               |  |
|                               |  |
|                               |  |
|                               |  |
|                               |  |
| Full – wave Rectifier         |  |
| Tun wave Rectifier            |  |
|                               |  |
|                               |  |
|                               |  |
|                               |  |
|                               |  |
|                               |  |
|                               |  |
|                               |  |
|                               |  |
|                               |  |
|                               |  |
|                               |  |
|                               |  |
|                               |  |
|                               |  |
|                               |  |
|                               |  |
|                               |  |
|                               |  |
|                               |  |
|                               |  |
|                               |  |
|                               |  |
|                               |  |
|                               |  |
|                               |  |
|                               |  |
|                               |  |
|                               |  |
|                               |  |
|                               |  |
|                               |  |
|                               |  |
|                               |  |
|                               |  |
|                               |  |

Procedure:

Model Graph:



Result

Inference

Reg. No: Name: Date:

| Ex. No.:7 Date:  Design of Regulated Power supply |                                                                                                                                                                 |  |  |
|---------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| Aim:                                              |                                                                                                                                                                 |  |  |
| Apparatus/Tool required:                          |                                                                                                                                                                 |  |  |
|                                                   | -> Analog Library - R, L & C Diode Library - D1N4007 & Zener diode Source Library - Vsin, Vdc & Ground (GND) - 0 (zero) Type - Time Domain (Run to time: 100ms) |  |  |
| Circuit Diagram:                                  |                                                                                                                                                                 |  |  |
|                                                   |                                                                                                                                                                 |  |  |
|                                                   |                                                                                                                                                                 |  |  |
|                                                   |                                                                                                                                                                 |  |  |
|                                                   |                                                                                                                                                                 |  |  |
|                                                   |                                                                                                                                                                 |  |  |
| Theory:                                           |                                                                                                                                                                 |  |  |
|                                                   |                                                                                                                                                                 |  |  |
|                                                   |                                                                                                                                                                 |  |  |
|                                                   |                                                                                                                                                                 |  |  |

| Simulation Circuits and Model output graph: |       |   |       |  |
|---------------------------------------------|-------|---|-------|--|
|                                             |       |   |       |  |
|                                             |       |   |       |  |
|                                             |       |   |       |  |
|                                             |       |   |       |  |
|                                             |       |   |       |  |
|                                             |       |   |       |  |
|                                             |       |   |       |  |
|                                             |       |   |       |  |
|                                             |       |   |       |  |
|                                             |       |   |       |  |
|                                             |       |   |       |  |
|                                             |       |   |       |  |
|                                             |       |   |       |  |
| Procedure:                                  |       |   |       |  |
|                                             |       |   |       |  |
|                                             |       |   |       |  |
|                                             |       |   |       |  |
|                                             |       |   |       |  |
|                                             |       |   |       |  |
| Result:                                     |       |   |       |  |
|                                             |       |   |       |  |
|                                             |       |   |       |  |
| Inference:                                  |       |   |       |  |
|                                             |       |   |       |  |
| Reg. No:                                    | Name: |   | Date: |  |
|                                             | 2     | 3 |       |  |

# Hardware Experiments

# Sample Bread Board







# **Resistor Color Coding**



# 1st digit 2nd digit Multiplier Tolerance

| Color  | Digit | Multiplier       | Tolerance (%) |
|--------|-------|------------------|---------------|
| Black  | 0     | 10° (1)          |               |
| Brown  | 1     | 10 <sup>1</sup>  | 1             |
| Red    | 2     | 10 <sup>2</sup>  | 2             |
| Orange | 3     | 10 <sup>3</sup>  |               |
| Yellow | 4     | 10 <sup>4</sup>  |               |
| Green  | 5     | 10 <sup>5</sup>  | 0.5           |
| Blue   | 6     | 10 <sup>6</sup>  | 0.25          |
| Violet | 7     | 10 <sup>7</sup>  | 0.1           |
| Grey   | 8     | 10 <sup>8</sup>  |               |
| White  | 9     | 10 <sup>9</sup>  |               |
| Gold   |       | 10 <sup>-1</sup> | 5             |
| Silver |       | 10 <sup>-2</sup> | 10            |
| (none) |       |                  | 20            |

# Example: 4.7K or 4700 ohms (Carbon)



Band 1, 2, 3

#### PIN Diagram of 7400



# PIN Diagram of 7402



#### PIN Diagram of 7404

# 7404 Hex Inverters



### Meters & CRO













### Verification of Thevenin's Theorem

Aim:



#### Apparatus/Tool required:

| Sl. No. | Components Name  | Range                     | Quantity   |
|---------|------------------|---------------------------|------------|
| 1       | Resister         | 120Ω, $330$ Ω, $470$ Ω,   | Each 1 No. |
|         |                  | $220\Omega$ , $100\Omega$ | Each Tivo. |
| 2       | Ammeter          | 0-50mA (DC)               | 1 No.      |
| 3       | Voltmeter        | 0-10V (DC)                | 1 No.      |
| 4       | RPS              | 0-32 V (DC)               | 1 No.      |
| 5       | Connecting Wires | -                         | Few        |
| 6       | Bread Board      | =                         | 1 No.      |

#### Theory

Statement: Thevenin's Theorem

| Hardware | e Circuit:             |                      |                    |                      |         |
|----------|------------------------|----------------------|--------------------|----------------------|---------|
| To Find  | <u>V<sub>TH</sub>:</u> |                      |                    |                      |         |
|          |                        |                      |                    |                      |         |
|          |                        |                      |                    |                      |         |
|          |                        |                      |                    |                      |         |
| Reading: |                        |                      |                    |                      |         |
|          |                        | Voltage (Volts)      | V <sub>T</sub>     | <sub>H</sub> (Volts) |         |
|          |                        |                      |                    |                      |         |
| To Find  | <u>R<sub>rн</sub>:</u> |                      | 1                  |                      |         |
|          | _                      |                      |                    |                      |         |
|          |                        |                      |                    |                      |         |
|          |                        |                      |                    |                      |         |
|          |                        |                      |                    |                      |         |
| Reading: |                        |                      |                    |                      |         |
|          | Applied<br>Voltage     | Voltmeter<br>Reading | Ammeter<br>Reading | $R_{TH} = V/I$ ohms  |         |
|          | , sitting t            | 210000119            |                    | 0.11.110             |         |
|          |                        |                      |                    |                      |         |
|          |                        |                      |                    |                      |         |
|          |                        |                      | Average of         | f R <sub>TH</sub> =  | _ Ohms. |
| To Find  | <u>I<sub>L</sub> :</u> |                      |                    |                      |         |
|          |                        |                      |                    |                      |         |
|          |                        |                      |                    |                      |         |
|          |                        |                      |                    |                      |         |

| Reading:                  |                   |                        |
|---------------------------|-------------------|------------------------|
| Applied                   | l Voltage (Volts) | Ammeter Reading (Amps) |
|                           |                   |                        |
| Manual Calculations       | s:                |                        |
| To Find $V_{TH}$ :        |                   |                        |
|                           |                   |                        |
|                           |                   |                        |
|                           |                   |                        |
|                           |                   |                        |
|                           |                   |                        |
|                           |                   |                        |
|                           |                   |                        |
| To Find R <sub>TH</sub> : |                   |                        |
|                           |                   |                        |
|                           |                   |                        |
|                           |                   |                        |
|                           |                   |                        |
|                           |                   |                        |
|                           |                   |                        |
| To Find I <sub>L</sub> :  |                   |                        |
| L                         |                   |                        |
|                           |                   |                        |
|                           |                   |                        |
|                           |                   |                        |
|                           |                   | 41                     |

| Procedure:          |                    |                  |
|---------------------|--------------------|------------------|
|                     |                    |                  |
|                     |                    |                  |
|                     |                    |                  |
|                     |                    |                  |
|                     |                    |                  |
|                     |                    |                  |
| Result:             | Thevenin's Theorem |                  |
|                     |                    |                  |
| Manual Calculations |                    | Practical Output |
|                     |                    |                  |
|                     |                    |                  |
| Inference:          |                    |                  |
|                     |                    |                  |
| Reg. No:            | Name:              | Date:            |
|                     | 42                 |                  |

# Ex. No.:10 Date: Design of Half Adder Circuit using gates

Aim:

#### Apparatus Required:

| S. No. | Name of the apparatus | Range / Type | Quantity |
|--------|-----------------------|--------------|----------|
| 1      | 7486 gate             | -            | 1 No.    |
| 2      | 7408 gate             | -            | 1 No.    |
| 3      | LED                   | -            | 2 Nos.   |
| 4      | RPS                   | 0 – 15 V     | 1 No.    |
| 5      | Resistor              | 330 Ω        | 2 Nos.   |
| 6      | Breadboard            | -            | 1 No.    |
| 7      | Wires                 | -            | Few      |

#### Circuit Diagram:



Theory:

| Reg. No:         |   | N: | ame:  |       | Date | e: |
|------------------|---|----|-------|-------|------|----|
| Result:          |   |    |       |       |      |    |
|                  |   |    |       |       |      |    |
|                  |   |    |       |       |      |    |
|                  |   |    |       |       |      |    |
| Procedure:       |   |    |       |       |      |    |
|                  |   |    |       |       |      |    |
|                  |   |    |       |       |      |    |
| 0.0001, 411.0111 |   |    |       |       |      |    |
| Observation:     | 1 | 1  |       |       |      |    |
|                  | 1 | 0  |       |       |      |    |
|                  | 0 | 1  |       |       |      |    |
|                  | 0 | 0  |       |       |      |    |
|                  | A | В  | S=A□B | C=A.B |      |    |
| Truth Table      |   |    |       |       |      |    |

## Ex. No.:11 Date: Line and Load Regulation using zener diode

Aim

#### **Apparatus Required**

| S. No. | Name of the apparatus | Range / Type | Quantity |
|--------|-----------------------|--------------|----------|
| 1      | Zener diode           | -            | 1 No.    |
| 2      | RPS                   | 0 – 30 V     | 1 No.    |
| 3      | Ammeter               | 0 – 10 A     | 2 No.    |
| 4      | Voltmeter             | 0 – 30 V     | 2 No.    |
| 5      | Resistor              | 330 Ω        | 1 No.    |
| 6      | Resistor              | 1 kΩ         | 1 No.    |
| 7      | Breadboard            | -            | 1 No.    |
| 8      | Wires                 | -            | Few      |

#### Theory

Zener diodes are generally used in the reverse bias mode. You have seen already in one of your previous experiments that the zener diode has a region of almost a constant voltage in its reverse bias characteristics, regardless of the current flowing through the diode. This voltage across the diode (zener Voltage,  $V_z$ ) remains nearly constant even with large changes in current through the diode caused by variations in the supply voltage or load. This ability to control itself can be used to great effect to regulate or stabilize a voltage source against *supply* or *load* variations. The zener diode maintains a constant output voltage until the diode current falls below the minimum Iz value in the reverse breakdown region, which means the supply voltage,  $V_s$ , must be much greater than  $V_z$  for a successful breakdown operation. When no load resistance,  $R_L$ , is connected to the circuit, no load current ( $I_L = 0$ ), is drawn and all the circuit current passes through the zener diode which dissipates its maximum power. So, a suitable current limiting resistor, ( $R_s$ ) is always used in series to limit the zener current to less than its maximum rating under this "no-load" condition.

From the previous experiments on rectifiers, you know that the d.c. output voltage from the half or full-wave rectifiers contains ripples superimposed on the d.c. voltage and that the average output voltage changes with load. As shown in the circuit diagram, a more stable reference voltage can be produced by connecting a simple zener regulator circuit across the output of the rectifier. The breakdown condition of the zener can be confirmed by calculating the Thevenin voltage, V<sub>TH</sub>, facing the diode is given as:

$$V_{TH} = \frac{R_L}{R_c + R_c} V_s$$

This is the voltage that exists when the zener is disconnected from the circuit. Thus, VTH has to be greater than the zener voltage to facilitate breakdown. Now, under this breakdown condition, irrespective of the load resistance value, the current through the current limiting resistor, Is, is given by

$$I_{s} = \frac{V_{s} - V_{z}}{R_{s}}$$

The output voltage across the load resistor, V<sub>L</sub>, is ideally equal to the zener voltage and the load current, I<sub>L</sub>, can be calculated using Ohm's law:

$$V_L = V_Z$$
 and  $I_L = \frac{V_L}{R_L}$ 

Thus the zener current, Iz, is

$$I_Z = I_S - I_L$$

Now that you have constructed a basic power supply, its quality depends on its load and line regulation characteristics as defined below.

**Load Regulation:** It indicates how much the load voltage varies when the load current changes. Quantitatively, it is defined as:

$$Load\ regulation = \frac{V_{\mathit{NL}} - V_{\mathit{FL}}}{V_{\mathit{FL}}} \times 100\%$$

where  $V_{NL}$  = load voltage with no load current ( $I_{L}$  = 0) and  $V_{FL}$  = load voltage with full load current. The smaller the regulation, the better is the power supply.

*Line Regulation:* It indicates how much the load voltage varies when the input line voltage changes. Quantitatively, it is defined as:

Line regulation = 
$$\frac{V_{HL} - V_{LL}}{V_{IL}} \times 100\%$$

where  $V_{HL}$  = load voltage with high input line voltage, and  $V_{LL}$  = load voltage with low input line voltage. As with load regulation, the smaller the regulation, the better is the power supply.

#### **Procedure:**

- 1. Use the full-wave rectifier circuit configured in your previous lab (with capacitor filter minus the load). Connect the primary of a variable transformer to a.c. mains and the secondary as the a.c. source for the rectifier circuit. This will facilitate to change the magnitude of input voltage to rectifier by choosing different secondary terminals. You can use only those secondary terminals whose voltage is much more than the zener breakdown voltage you are using.
- 2. Complete the rest part of the circuit as shown in the circuit diagram. Note down all the values of the components being used including the zener breakdown voltage.
- 3. Keeping input voltage suitably fixed, use different values of RL and measure both the output d.c. voltage and current using multimeter (in d.c. mode). Measure input unregulated d.c. voltage across capacitor. Calculate VTH before each measurement and ensure that the zener is operating in breakdown region.
- 4. Similarly, keeping RL fixed, vary the input voltage and measure again the output d.c. voltage, current and input unregulated d.c. voltage across capacitor. Calculate V<sub>TH</sub> before each measurement.
- 5. Tabulate all your data and calculate percentage regulation in each case.

## **Observations:** Specifications of zener diode: Breakdown voltage = V Rs = $\Omega$ Circuit Diagram **-√√3/8**0-0-15V 0-15V Zener Diode **Table (i) Line Regulation:** Load Resistor = $\Omega$ Output DC Voltage Input DC Voltage Sl.No (Vi) in Volts (V<sub>L</sub>) in Volts 1 2 3 4 5 Table (ii) Load Regulation: Input d.c. voltage = \_\_\_\_\_V Output DC Voltage Load Resistance in Sl.No ohms (V<sub>L</sub>) in Volts 1 2 3 4 5 **Result:**

## Ex. No.:12 Date: Lamp Dimmer Circuit (Darlington Pair)

#### Aim

To design a circuit to vary the intensity of the lamp using darlington pair of BJT

#### **Apparatus Required**

| S. No. | Name of the apparatus | Range / Type | Quantity |
|--------|-----------------------|--------------|----------|
| 1      | BJT                   | BC547        | 2 Nos.   |
| 2      | RPS                   | 0 – 30 V     | 1 No.    |
| 3      | Diode                 | 1N4007       | 1 No.    |
| 4      | Potentiometer         | 1 kΩ         | 1 No.    |
| 5      | LED                   | -            | 1 No.    |
| 6      | Breadboard            | -            | 1 No.    |
| 7      | Wires                 | -            | Few      |

#### Theory:

A Darlington pair is two transistors that act as a single transistor but with a much higher current gain. This mean that a tiny amount of current from a sensor, micro-controller or similar can be used to drive a larger load. An example circuit is shown below:



The Darlington Pair can be made from two transistors as shown in the diagram or Darlington Pair transistors are available where the two transistors are contained within the same package.

Transistors have a characteristic called current gain. This is referred to as its hFE. The amount of current that can pass through the load in the circuit above when the transistor is turned on is:

 $Load\ current = input\ current\ x\ transistor\ gain\ (hFE)$ 

The current gain varies for different transistors and can be looked up in the data sheet for the device. For a normal transistor this would typically be about 100. This would mean that the current available to drive the load would be 100 times larger than the input to the transistor. In some applications the amount of input current available to switch on a

transistor is very low. This may mean that a single transistor may not be able to pass sufficient current required by the load. As stated earlier this equals the input current x the gain of the transistor (hFE). If it is not possible to increase the input current then the gain of the transistor will need to be increased. This can be achieved by using a Darlington Pair.

A Darlington Pair acts as one transistor but with a current gain that equals:

Total current gain (hFE total) = current gain of transistor 1 (hFE t1) x current gain of transistor 2 (hFE t2)

So for example if you had two transistors with a current gain (hFE) = 100:

 $(hFE total) = 100 \times 100$ 

(hFE total) = 10,000

You can see that this gives a vastly increased current gain when compared to a single transistor. Therefore this will allow a very low input current to switch a much bigger load current.

Normally to turn on a transistor the base input voltage of the transistor will need to be greater than 0.7V. As two transistors are used in a Darlington Pair this value is doubled. Therefore the base voltage will need to be greater than  $0.7V \times 2 = 1.4V$ .

It is also worth noting that the voltage drop across collector and emitter pins of the Darlington Pair when the turn on will be around 0.9V Therefore if the supply voltage is 5V (as above) the voltage across the load will be will be around 4.1V (5V - 0.9V)



Result:







